# **Switching Theory Lab – CS226**

Name: M. Maheeth Reddy

**Roll No.**: 1801CS31

# **Lab No.: 8**

-----

# <u> 0 Ans.:</u>

### **SR Flip Flop**

| Clock | S | R | Q(t)      | State   |        |  |  |  |  |
|-------|---|---|-----------|---------|--------|--|--|--|--|
| 0     | X | Х | Q(t-1)    | Memory  |        |  |  |  |  |
| 1     | 0 | 0 | Forbidden |         |        |  |  |  |  |
| 1     | 0 | 1 | 0         | Reset   |        |  |  |  |  |
| 1     | 1 | 0 | 1 0 Se    |         | Set    |  |  |  |  |
| 1     | 1 | 1 | Q(t-1)    | Q'(t-1) | Memory |  |  |  |  |

**Truth Table** 



#### Test Case:

- 1. Set S = 1, followed by Clock = 1, notice Value stored = 1 (Set State)
- 2. Set Clock = 0, change S and R randomly, no change in Value stored (Memory State)
- 3. Set S = 0, R = 1, then Clock = 1, notice Value stored = 0 (Reset State)
- 4. Set Clock = 0
- 5. Set S = 1, R = 1, then Clock = 1, no change in Value stored (Memory State)





### JK Flip Flop

| Clock | J | К       | Q(t)       | Q'(t)   | State  |           |
|-------|---|---------|------------|---------|--------|-----------|
| 0     | Х | Х       | Q(t-1)     | Q'(t-1) | Memory | JK Flip F |
| 1     | 0 | 0       | Q(t-1)     | Q'(t-1) | Memory |           |
| 1     | 0 | 1       | 0          | 1       | Reset  | 0         |
| 1     | 1 | 0       | 1          | 0       | Set    |           |
| 1     | 1 | 1       | Q'(t-1)    | Q(t-1)  | Toggle |           |
|       |   | <u></u> | ruth Table |         |        | Clock     |
|       |   |         |            |         |        | 0         |



### Test Case:

- 1. Set J = 1, K = 1 followed by Clock = 1, notice Value stored = 1 (Set State)
- 2. Set Clock = 0, change J and K randomly, no change in Value stored (Memory State)
- 3. Set J = 0, K = 1, then Clock = 1, notice Value stored = 0 (Reset State)
- 4. Set Clock = 0
- 5. Set J = 1, K = 1, and keep toggling the clock, notice value stored also toggles (Toggle State)





# **D** Flip Flop



### Test Case:

- 1. Set Clock = 1, D = 1, notice Value Stored = 1
- 2. Set Clock = 0, Value stored doesn't change on changing D (Memory)
- 3. Set D = 1, Clock = 1, notice Value Stored = 1



# T Flip Flop

| Clock | Т | Q(t)    | State        | 14  | *    |    |                  | ÷    | 9 10  | -    | -  | 1:  |       |              |     |   | (4)  | 4    | (4) |   |     | 4  |  |
|-------|---|---------|--------------|-----|------|----|------------------|------|-------|------|----|-----|-------|--------------|-----|---|------|------|-----|---|-----|----|--|
|       | Х | Q(t-1)  | Memory       |     | 70   |    |                  | 10   | 9 10  | 1    | ਼ਾ | ıık | , г   | lo           | þ   |   |      | 2    |     |   |     |    |  |
| 1     | 0 | Q(t-1)  | Memory       | 2   | 50   |    | - 0              | 10   | 20 03 | 5 2  |    | 2   | 1 2   | 030          |     |   | 3.77 | 12   | 050 |   |     |    |  |
| 1     | 1 | Q'(t-1) | Toggle       | 3   | - 80 | CI | oc.              | k    | J     |      |    |     | 4     | 10           | : ( | 0 | -    | - 19 | -   | 4 | D   |    |  |
|       | • |         |              | +   | 43   |    |                  |      | -     | - 00 | ř. |     |       |              | 0   | ~ | 4    | 4    | (4) |   |     | 4  |  |
|       |   | Truth ' | <u>Table</u> |     | 7)   |    |                  | Ľ    | 0     |      | ,  |     | ī     | T <u>1</u> ∈ | eh( | נ |      | 7    | *   |   |     |    |  |
|       |   |         |              | .22 | 7/3  | 10 | 50 05            | - 14 | 0     |      |    |     |       | -            | П   |   |      | 2    | 050 |   | 9 3 |    |  |
|       |   |         |              | 340 | 937  |    |                  | h    | ^     | 14   |    |     | F) 3k |              | П   | * | 4    | 190  |     |   |     | 4  |  |
|       |   |         |              |     | - 6  |    |                  | ď    | O     |      |    |     |       |              | •   |   |      |      |     | * |     |    |  |
|       |   |         |              | *   |      |    |                  |      |       | - 0  |    |     |       |              |     |   |      |      | (*) |   |     |    |  |
|       |   |         |              |     | 7)   |    |                  | ď    | W     |      |    |     |       |              |     |   |      | 7    | ď   |   |     |    |  |
|       |   |         |              |     | 80   |    | 60 (0)<br>00 (0) | -    | 0.70  | E 38 |    |     | 0.08  |              |     |   |      | 18   |     |   |     |    |  |
|       |   |         |              |     |      | 8  | 9                |      |       | 2. 2 |    |     |       |              |     |   |      |      |     |   |     |    |  |
|       |   |         |              | 9.  | 900  |    |                  | +1   | 90.00 |      |    | *   | 9     |              | +   |   | - 6  | 90   |     | * |     | -6 |  |

### Test Case:

- 1. Set Clock = 1, T = 0, notice no change in Value Stored
- 2. Set Clock = 0, Value stored doesn't change on changing T (Memory)
- 3. Set T = 1, Clock = 1, and keep toggling the clock, notice Value stored also toggles



------

### **1 Ans.:**

Storing D<sub>in</sub> = 11001111 in 8-bit Shift Register

Screenshot taken after LSB has been input

As you can see MSB is at the top-most Output Pin and LSB at bottom-most Output pin



# 2 Ans.:

# Simulated 4-bit PIPO Register:

**Step 1**: Input = 3 (Input has been stored)



**Step 2**: Output = Stored Value = 3



### Designed an 8-bit PIPO Register:

**Step 1**: Input = 29 (Input has been stored)



Step 2: Output = Stored Value = 29



In case of a PIPO Register, data storage and data retrieval occur in parallel mode. In the registers shown above, each flip-flop stores an individual bit of the data appearing as its input at the instant of the first clock pulse. Also, at the same instant, the bit stored in each individual flip-flop also appears at their respective output pins. In this way, both data storage and data recovery occur at the same, single clock pulse in PIPO registers.

------

# 3 Ans.:

# <u>Simulated 4 – bit Counter</u>:

Largest 4-bit Number = **15 = f** (in hexadecimal)



### Simulated 6 - bit Counter:

Largest 6-bit Number = 63 = 3f (in hexadecimal,  $(3 \times 16) + 15 = 63$ )



These are N-bit Counters that count from  $2^N-1$  down to 0. Consider the 4-bit Counter for simplicity. (Q<sub>3</sub> is stored at rightmost flip-flop). Now Q<sub>0</sub> is toggled for every rising clock edge. Q<sub>1</sub> is toggled for every Q<sub>0</sub> that goes from 0 to 1, otherwise remained in the previous state. Similarly, Q<sub>2</sub> follows Q<sub>1</sub> and Q<sub>3</sub> follows Q<sub>2</sub>. Initial status of the flip-flops is Q<sub>3</sub>Q<sub>2</sub>Q<sub>1</sub>Q<sub>0</sub> = 0000. This is decremented by one for every rising clock edge and reaches to the same value at 16<sup>th</sup> rising edge of clock signal. This pattern repeats when further rising edges of clock signal are applied.

# 4 Ans.:

# **8-bit Multi-Function Shift Register:**

### Steps:





------

# **5 Ans.:**

# 16x16 Register File:

### **Notations:**

**W\_data** is Data to be written

**R\_data** is Data to be read

**W\_en** is Enable input to write data

**R\_en** is Enable input to read data

W\_addr is Register location in which data should be written

**R\_addr** is Register location from which data should be read

In the circuit diagram below, values are stored as follows,

| Register Address | Data             |  |  |  |  |  |  |  |
|------------------|------------------|--|--|--|--|--|--|--|
| 0000             | 006f (DEC 111)   |  |  |  |  |  |  |  |
| 0001             | 2e03 (DEC 11779) |  |  |  |  |  |  |  |
| 0010             | 8e73 (DEC 36467) |  |  |  |  |  |  |  |
| 0011             | 2008 (DEC 8200)  |  |  |  |  |  |  |  |



Data = 2008 has been written in Register whose address = 0011

Data is being retrieved from Register, addr = 0010, which is displayed, 8e73, (DEC 36467, BIN 1000 1110 0111 0011)